可能感兴趣的商品

最近浏览过的商品

pic

HF30ACC321611-T

厂商:
TDK
类别:
片式磁珠/珠式滤波器
包装:
Blister (Plastic)Taping [180mm Reel]
封装:
-
无铅情况/ROHS:
-
描述:
-

我要询价我要收藏

  • 参数
  • 描述
  • 文档
参数 数值
额定电流-Max 1.5A
适用焊接方法 Reflow,Iron Soldering
形状 Chip
最少供货数-Nom 2000Pcs
阻抗测定频率-Nom 100 MHz
阻抗容差-Min -25%
阻抗-Nom 19Ohm
主体高度(T)-Nom 1.1 mm
直流电阻-Max 0.04Ohm
表面安装分类 Yes
最少包装数-Nom 2000Pcs
尺寸代码 3216
重量-Nom 0.022g
使用温度范围-Max 85Cel
保存温度范围-Min -40Cel
工艺 MULTI-LAYER
包装形式 Blister (Plastic)Taping [180mm Reel]
保存温度范围-Max 85Cel
电路数-Nom 1
使用温度范围-Min -25Cel
主体纵长(W)-Nom 1.6 mm
阻抗容差-Max 25%
主体横宽(L)-Nom 3.2 mm

Description
The W9725G8JB is a 256M bits DDR2 SDRAM, and speed involving -18, -25, 25I and -3 Status: Mass Production
Features
Power Supply: VDD, VDDQ = 1.8 V ± 0.1 V
Double Data Rate architecture: two data transfers per clock cycle?
CAS Latency: 3, 4, 5, 6 and 7?
Burst Length: 4 and 8?
Bi-directional, differential data strobes (DQS and /DQS ) are transmitted / received with data
Edge-aligned with Read data and center-aligned with Write data?
DLL aligns DQ and DQS transitions with clock
Differential clock inputs (CLK and /CLK)
Data masks (DM) for write data
Commands entered on each positive CLK edge, data and data mask are referenced to both edges of /DQS?
Posted /CAS programmable additive latency supported to make command and data bus efficiency
Read Latency = Additive Latency plus CAS Latency (RL = AL + CL)?
Off-Chip-Driver impedance adjustment (OCD) and On-Die-Termination (ODT) for better signal quality
Auto-precharge operation for read and write bursts
Auto Refresh and Self Refresh modes?
Precharged Power Down and Active Power Down
Write Data Mask
Write Latency = Read Latency - 1 (WL = RL - 1)?
Interface: SSTL_18

请选择文档类型:
文档(document)
文档名称 文档类型 软件 描述
HF30ACC321611-TPDF下载 点击下载 点击下载 pdfopen