可能感兴趣的商品

最近浏览过的商品

pic

MRF9045LR1

厂商:
Freescale
类别:
RF功率晶体管
包装:
-
封装:
NI-360
无铅情况/ROHS:
无铅
描述:
45W 945MHZ LDMOS NI360L

我要询价我要收藏

  • 参数
  • 描述
  • 文档
参数 数值
2nd Level Interconnect e4
Application/Qualification Tier COMMERCIAL, INDUSTRIAL
Class AB
Die Technology LDMOS
Export Control Classification Number (US) EAR99
Frequency (Max) (MHz) 945
Frequency Band (Min-Max) (MHz) 945 to 945
Harmonized Tariff (US) Disclaimer 8541.29.0075
Life Cycle Description (code) PRODUCT LAST SHIPMENTS
Material Composition Declaration (MCD) Download MCD Report Download MCD Report
Micron Size (μm) .4
Pin/Lead/Ball Count 3
RoHS Certificate of Analysis (CoA) Contact Us
Sample Exception Availability N
Supply Voltage (Typ) (V) 28
Minimum Package Quantity (MPQ) 500
POQ Container REEL
Matching Unmatched
P1dB (Typ) (W) 45
Test Signal 2-Tone
Intermodulation Distortion - IMD (Typ) (dBc) -32
Last Order Date 01 Jul 2011
Last Ship Date 30 Jun 2012
Halogen Free Yes
Material Type Tested Packaged Device
Maximum Time at Peak Temperature (s) 40
MPQ Container REEL
Number of Reflow Cycles 3
REACH SVHC Freescale REACH Statement
Description 45W 945MHZ LDMOS NI360L
Package Width (nominal) (mm) 5.840
Preferred Order Quantity (POQ) 500
Thermal Resistance (Spec) (°CW) 1.4
Budgetary Price($US) -
Status No Longer Manufactured
Tape & Reel Yes
Part Number MRF9045LR1
Device Weight (g) 2.93780
Peak Package Body Temperature (PPT)(°C) 260
Package Length (nominal) (mm) 20.320
Package Thickness (nominal) (mm) 3.810
Package Description and Mechanical Drawing NI-360
Efficiency (Typ) (%) 42
Power Gain (Typ) (dB) @ f (MHz) 18.8 @ 945
Output Power (Typ) (W) @ Intermodulation Level at Test Signal 45 @ PEP
Device Sample Availability 01 Aug 2003
Device Sample Availability 13 Mar 2007
Device Production Availability 13 Mar 2007
Device Production Availability 01 Aug 2003

The MC68360 Quad Integrated Communication Controller (QUICC™) is a versatile one-chip integrated microprocessor and peripheral combination family that can be used in a variety of controller applications.

The MC68360 particularly excels in communications activities. The QUICC can be described as a next-generation MC68302, with higher performance in all areas of device operation, increased flexibility, and higher integration. The term "quad" comes from the fact that there are four serial communications controllers (SCCs) on the device. However, there are actually seven serial channels which include four SCCs, two serial management controllers (SMCs), and one serial peripheral interface (SPI).


Features

  • 32-bit version of the CPU32 core (fully compatible with CPU32)
  • Up to 32-bit Data Bus (Dynamic Bus Sizing for 8- and 16-Bits) + 32 Address Lines
  • Complete static design (0-33 MHz Operation)
  • Slave mode to disable CPU32+ (allows use with external processors)
    • Multiple QUICCs can share one system bus (one master)
    • MC68040 companion mode allows QUICC to be an MC68040 companion chip and intelligent peripheral (29 MIPS at 33 MHz)
    • All QUICC features available in slave mode
  • Memory controller (eight banks)
    • Contains complete Dynamic Random-Access Memory (DRAM) controller
    • Glueless interface to DRAM Single In-Line Memory Modules (SIMMs), Static Random-Access Memory (SRAM),
    • Electrically Programmable Read-Only Memory (EPROM), Flash EPROM, etc.
    • Boot chip select available at Reset (options for 8-, 16-, or 32-bit memory)
    • Special features for MC68040 including Burst Mode
  • Four general-purpose timers
    • Four 16-bit timers or two 32-bit timers
  • Two Independent DMAs (IDMAs)
  • System Integration Module (SIM60)
    • Bus monitor
    • Breakpoint logic provides on-chip H/W breakpoints
    • Spurious interrupt monitor
    • External masters may use on-chip features such as chip selects
    • Periodic interrupt timer
    • On-chip bus arbitration with no overhead for internal masters
    • Low power stop mode
    • IEEE 1149.1 Test Access Port
  • RISC Communications Processor Module (CPM)
    • Many new commands (e.g., Graceful Stop Transmit, Close RxBD)
    • Supports continuos mode transmission and reception on all serial channels
    • 2.5 kbytes of dual-port RAM
    • 14 Serial DMA (SDMA) channels
    • Three parallel I/O registers with open-drain capability
    • Each serial channel can have its own Pins (NMSI mode)
  • Four baud rate generators
  • Four SCCs
    • Ethernet/IEEE 802.3 optional on SCCs 1-2@25 MHz, SCCs 1-3@33 MHz
    • HDLC Bus
    • Universal Asynchronous Receiver Transmitter (UART)
    • Synchronous UART
    • Asynchronous HDLC (RAM microcode option) to support PPP (Point to Point Protocol)
  • Two SMCs
    • UART
    • Transparent
    • General Circuit Interface (GCI) controller
  • One SPI
  • Time-Slot assignor
  • Supports two TDM channels
  • Parallel Interface Port (supports fast connection between QUICCs)

框图
请选择文档类型:
Engineering Bulletins
文档名称 文档类型 软件 描述
Selector Guides
文档名称 文档类型 软件 描述
Data Sheets
文档名称 文档类型 软件 描述
Application Notes
文档名称 文档类型 软件 描述
Packaging Information
文档名称 文档类型 软件 描述