可能感兴趣的商品

最近浏览过的商品

pic

LT1014DSW

厂商:
Linear
类别:
低功率放大器
包装:
-
封装:
SO
无铅情况/ROHS:
-
描述:
四通道精准运算放大器

我要询价我要收藏

  • 参数
  • 描述
  • 文档
参数 数值
Inoise (pA/rtHz) 0.07
Vs Max (V) 44
New no
Ibias (nA) 12 (20)
Enoise Density (nV/rtHz) 22
Temp Range C,I
Vos TC (uV/C) 0.3 (2)
VinCM Low (from V-) (V) -0.3
Channels (#) 4
Avol (V/mV) 8000
Single Supply (yes/no) yes
Av Min Stable (V/V) 1
Cload (pF) 100
Rail-to-Rail Out (yes/no) no
Over-the-Top (yes/no) no
Iout (mA) 25
LF Enoise (uVpp) 0.55
Shutdown (yes/no) no
Featured no
Rail-to-Rail In (yes/no) no
Type VFB
CMRR (dB) 117
Vos (uV) 40 (150)
PSRR (dB) 120
Vs Min (V) 4
Vol (from V-) (V) 1
Ts (0.1%) (ns)
Av Min (V/V)
Is (mA) 0.35 (0.5)
Packages DIP-14, SOW-16
GBW (MHz) 0.8
SR (V/us) 0.4
Voh (from V+) (V) 1
VinCM High (from V+) (V) 1.2
Av Max (V/V)
Gain Accuracy (%)
Gain Drift (ppm/C)
Comments Single supply precision op amp
Date Added 1984-01-01
Price 1k * $3.45 (LT1014DN)

The MC68360 Quad Integrated Communication Controller (QUICC™) is a versatile one-chip integrated microprocessor and peripheral combination family that can be used in a variety of controller applications.

The MC68360 particularly excels in communications activities. The QUICC can be described as a next-generation MC68302, with higher performance in all areas of device operation, increased flexibility, and higher integration. The term "quad" comes from the fact that there are four serial communications controllers (SCCs) on the device. However, there are actually seven serial channels which include four SCCs, two serial management controllers (SMCs), and one serial peripheral interface (SPI).


Features

  • 32-bit version of the CPU32 core (fully compatible with CPU32)
  • Up to 32-bit Data Bus (Dynamic Bus Sizing for 8- and 16-Bits) + 32 Address Lines
  • Complete static design (0-33 MHz Operation)
  • Slave mode to disable CPU32+ (allows use with external processors)
    • Multiple QUICCs can share one system bus (one master)
    • MC68040 companion mode allows QUICC to be an MC68040 companion chip and intelligent peripheral (29 MIPS at 33 MHz)
    • All QUICC features available in slave mode
  • Memory controller (eight banks)
    • Contains complete Dynamic Random-Access Memory (DRAM) controller
    • Glueless interface to DRAM Single In-Line Memory Modules (SIMMs), Static Random-Access Memory (SRAM),
    • Electrically Programmable Read-Only Memory (EPROM), Flash EPROM, etc.
    • Boot chip select available at Reset (options for 8-, 16-, or 32-bit memory)
    • Special features for MC68040 including Burst Mode
  • Four general-purpose timers
    • Four 16-bit timers or two 32-bit timers
  • Two Independent DMAs (IDMAs)
  • System Integration Module (SIM60)
    • Bus monitor
    • Breakpoint logic provides on-chip H/W breakpoints
    • Spurious interrupt monitor
    • External masters may use on-chip features such as chip selects
    • Periodic interrupt timer
    • On-chip bus arbitration with no overhead for internal masters
    • Low power stop mode
    • IEEE 1149.1 Test Access Port
  • RISC Communications Processor Module (CPM)
    • Many new commands (e.g., Graceful Stop Transmit, Close RxBD)
    • Supports continuos mode transmission and reception on all serial channels
    • 2.5 kbytes of dual-port RAM
    • 14 Serial DMA (SDMA) channels
    • Three parallel I/O registers with open-drain capability
    • Each serial channel can have its own Pins (NMSI mode)
  • Four baud rate generators
  • Four SCCs
    • Ethernet/IEEE 802.3 optional on SCCs 1-2@25 MHz, SCCs 1-3@33 MHz
    • HDLC Bus
    • Universal Asynchronous Receiver Transmitter (UART)
    • Synchronous UART
    • Asynchronous HDLC (RAM microcode option) to support PPP (Point to Point Protocol)
  • Two SMCs
    • UART
    • Transparent
    • General Circuit Interface (GCI) controller
  • One SPI
  • Time-Slot assignor
  • Supports two TDM channels
  • Parallel Interface Port (supports fast connection between QUICCs)

框图
请选择文档类型:
应用指南 (英文)
文档名称 文档类型 软件 描述
数据表 (英文)
文档名称 文档类型 软件 描述
可靠性数据
文档名称 文档类型 软件 描述